

,

the **abdus salam** international centre for theoretical physics

(c)

SMR.1073-3

#### ICTP-UNU-Microprocessor Laboratory Fifth Course on Basic VLSI Design Techniques

9 November - 4 December 1998

#### INTRODUCTION TO VLI ASIC DESIGN AND TECHNOLOGY

Paulo Rodrigues S. MOREIRA CERN EP Division Building 14-6-014, F18300 CH-1211 Geneva 23 SWITZERLAND

These are preliminary lecture notes intended only for distribution to participants

ŀ

#### Introduction to VLSI ASIC Design and Technology

#### P. Moreira, CERN-EP/MIC Geneva Switzerland

# Outline

- Introduction
- CMOS devices
- CMOS technology
- CMOS logic structures
- CMOS sequential circuits
- CMOS regular structures

# "The world is digital..."

- Analogue loses terrain:
  - Computing
  - Instrumentation
  - Control systems
  - Telecommunications
  - Consumer electronics

# "...analogue will survive"

- Amplification of very week signals
- A/D and D/A conversion
- Very high frequency amplification
- Very high frequency signal processing
- As digital systems become faster and faster and circuits densities increase:
  - <u>Analogue phenomena are "creeping" in digital</u> <u>systems</u>

#### "Moore's Law"

The number of transistors that can be integrated on a single IC grows exponentially with time

(integration complexity doubles every three years)

#### Trends in IC complexity



Trieste, 9-13 November 1998

Introduction

6

#### Trends in transistor count



#### Trends in clock frequency



Introduction

### 2001 and beyond ?

#### 1997 Semiconductor Industry Association (SIA) Road Map

|                                   | 1997    | 2001    | 2012    |
|-----------------------------------|---------|---------|---------|
| Technology (nm)                   | 250     | 150     | 50      |
| Minimum mask count                | 22      | 23      | 28      |
| Wafer diameter (mm)               | 200     | 300     | 450     |
| Memory                            | 256M    | 1G      | 256G    |
| Transistors/cm <sup>2</sup>       | 3.7M    | 10M     | 180M    |
| Wiring levels (maximum)           | 6       | 7       | 9       |
| Clock, local (MHz)                | 750     | 1500    | 10000   |
| Chip size: DRAM (mm²)             | 280     | 445     | 1580    |
| <i>Chip size:</i> μP <i>(mm²)</i> | 300     | 385     | 750     |
| Power supply (V)                  | 1.8-2.5 | 1.2-1.5 | 0.5-0.6 |
| Maximum Power (W)                 | 70      | 110     | 175     |
| Number of pins                    | 600     | 900     | 2700    |

Trieste, 9-13 November 1998

### How to cope with complexity?

- By applying:
  - Rigid design methodologies
  - Design automation



#### **Design abstraction levels**



Trieste, 9-13 November 1998

# Outline

- Introduction
- CMOS devices
- CMOS technology
- CMOS logic structures
- CMOS sequential circuits
- CMOS regular structures

- CMOS devices
- pn-Junction diodes
- MOSFET equations
- What causes delay?
- MOSFET capacitances
- CMOS device hazards



1

語の語

In a CMOS process the devices are:

- PMOS FET's
- NMOS FET's
- + unwanted (but ubiquitous):
- pn-Junction diodes
- parasitic capacitance

and

- parasitic bipolars
- parasitic inductance

# pn-Junctions diodes

- Any pn-junction in the IC forms a diode
- Majority carriers diffuse from regions of high to regions of low concentration
- The electric field of the depletion region counteracts diffusion
- In equilibrium there is no net flow of carriers in the diode



# pn-Junction diodes

- Under zero bias there is a built-in potential across the junction
- The built-in potential is:

$$\phi_0 = \phi_T \cdot \ln\left(\frac{N_A \cdot N_D}{n_i^2}\right)$$

$$\phi_T = \frac{k \cdot T}{q} \cong 26 \text{ mV } @ 300^\circ \text{K}$$

$$n_i = 1.5 \times 10^{10} \text{ cm}^{-3}$$
 for silicon @ 300° K



# pn-Junction diodes

-2

Ideal diode equation

$$I_D = I_s \cdot \left( e^{V/\phi_T} - 1 \right)$$

$$I_F \cong I_s \cdot e^{V/\phi_T}$$

- For V> $\phi_T$  (forward bias)  $\widehat{I}_F \cong I_s \cdot e^{V/\phi_T}$  For V<0 (reversed bias)  $I_R \cong -I_s$
- In practical diodes due to thermal generation

 $I_R \cong 100$  to  $1000 \times (-I_s)$ 



18



# Outline

- Introduction
- CMOS devices
- CMOS technology
- CMOS logic structures
- CMOS sequential circuits
- CMOS regular structures

- CMOS devices
- pn-Junction diodes
- MOSFET equations
- What causes delay?
- MOSFET capacitances
- CMOS device hazards



. .

In a CMOS process the devices are:

- PMOS FET's
- NMOS FET's
- + unwanted (but ubiquitous):
- pn-Junction diodes
- parasitic capacitance

and

- parasitic bipolars
- parasitic inductance

# pn-Junctions diodes

- Any pn-junction in the IC forms a diode
- Majority carriers diffuse from regions of high to regions of low concentration
- The electric field of the depletion region counteracts diffusion
- In equilibrium there is no net flow of carriers in the diode



# pn-Junction diodes

- Under zero bias there is a built-in potential across the junction
- The built-in potential is:

$$\phi_0 = \phi_T \cdot \ln\left(\frac{N_A \cdot N_D}{n_i^2}\right)$$

$$\phi_T = \frac{k \cdot T}{q} \cong 26 \text{ mV } @ 300^\circ \text{K}$$

$$n_i = 1.5 \times 10^{10} \text{ cm}^{-3}$$
 for silicon @ 300° K



Trieste, 9-13 November 1998

**CMOS** devices

# pn-Junction diodes

• Ideal diode equation

$$I_{D} = I_{s} \cdot \left(e^{V/\phi_{T}} - 1\right)$$
  
For V> $\phi_{T}$  (forward bias)  
$$I_{F} \cong I_{s} \cdot e^{V/\phi_{T}}$$
  
For V<0 (reversed bias)  
$$I_{R} \cong -I_{s}$$
  
In practical diodes due  
to thermal generation

- - to thermal generation

 $I_R \cong 100$  to  $1000 \times (-I_s)$ 

#### **Depletion capacitance**

- The depletion, the nand the p-type regions form a capacitor
- This capacitor is bias dependent:



Simplification: for V<0</li>

$$C_j = k \cdot C_{j0}$$

Trieste, 9-13 November 1998

**CMOS** devices



# The NMOS

- Substrate: lightly doped (p-)
- Source and drain: heavily doped (n+)
- Gate: polysilicon
- Thin oxide separates the gate and the "channel"
- Field oxide and field implant isolate the devices



# **MOSFET** equations

• Cut-off region

$$I_{ds} = 0 \quad \text{for} \quad V_{gs} - V_T < 0$$

• Linear region

$$I_{ds} = \mu \cdot C_{ox} \cdot \frac{W}{L} \cdot \left[ \left( V_{gs} - V_T \right) \cdot V_{ds} - \frac{V_{ds}^2}{2} \right] \cdot \left( 1 + \lambda \cdot V_{ds} \right) \text{ for } 0 < V_{ds} < V_{gs} - V_T$$

- Saturation  $I_{ds} = \frac{\mu \cdot C_{ox}}{2} \cdot \frac{W}{L} \cdot \left(V_{gs} - V_T\right)^2 \cdot \left(1 + \lambda \cdot V_{ds}\right) \text{ for } V_{ds} > V_{gs} - V_T$
- Oxide capacitance

$$C_{ox} = \frac{\varepsilon_{ox}}{t_{ox}} \left( F / m^2 \right)$$

Process "transconductance"

$$\mu \cdot C_{ox} = \frac{\mu \cdot \varepsilon_{ox}}{t_{ox}} \quad \left( A / V^2 \right)$$

Trieste, 9-13 November 1998

CMOS devices

#### Mobility



Trieste, 9-13 November 1998

CMOS devices

# MOS output characteristics



CMOS devices

#### Bulk effect

- The threshold depends on the:
  - Doping levels
  - Source-to-bulk voltage
  - Gate oxide thickness

$$V_T = V_{T0} + \gamma \cdot \left( \sqrt{2\phi_F + V_{sb}} - \sqrt{2\phi_F} \right)$$
$$V_{T0} = \phi_{ms} - 2\phi_F - \frac{1}{C_{ox}} \left[ Q_{b0} + Q_{ox} + Q_I \right]$$
$$\gamma = \frac{\sqrt{2q \varepsilon_{si} N_A}}{C}$$



$$\gamma = \frac{\sqrt{2 q \varepsilon_{si} N_A}}{C_{ox}}$$
$$\phi_F = \phi_T \ln \left[\frac{N_A}{n_i}\right] \text{ for p - substrate}$$

Trieste, 9-13 November 1998

CMOS devices

# Bulk effect

- When the semiconductor surface inverts to n-type the channel is in "strong inversion"
- $V_{sb} = 0 \Rightarrow$  strong inversion for:
  - surface potential >  $-2\phi_F$
- $V_{sb} > 0 \Rightarrow$  strong inversion for:
  - surface potential >  $-2\phi_{F+}V_{sb}$



# Weak inversion

- Is  $I_d=0$  when  $V_{gs} < V_T$ ?
- For V<sub>gs</sub><V<sub>T</sub> the drain current depends exponentially on V<sub>gs</sub>
- In week inversion and saturation:

$$I_d \cong \frac{W}{L} \cdot I_{do} \cdot e^{\frac{q \cdot V_{gs}}{n \cdot k \cdot T}}$$

- Used in very low power designs
- Slow operation



**CMOS** devices

#### What causes delay?

- In MOS circuits capacitive loading is the main cause
- Due to:
  - Device capacitance
  - Interconnect capacitance

$$\Delta t = C \cdot \frac{\Delta V}{I} \approx \frac{C}{2 \cdot \mu \cdot C_{ox} \cdot V_{dd}} \cdot \frac{L}{W}$$


## **MOSFET** capacitances

- MOS capacitances have three origins:
  - The basic MOS structure
  - The channel charge
  - The pn-junctions depletion regions



Trieste, 9-13 November 1998 CMOS devices

## MOS structure capacitances

• Source/drain diffusion extend below the gate oxide by:

 $\mathbf{x}_{d}$  - the lateral diffusion

• This gives origin to the source/drain overlap capacitances:

$$C_{gso} = C_{gdo} = C_o \times W$$
  
 $C_o (F/m)$ 

Gate-bulk overlap capacitance:

$$C_{gbo} = C'_{o} \times L, \quad C'_{o} \quad (F/m)$$

Trieste, 9-13 November 1998



**CMOS** devices

## Channel capacitance

- The channel capacitance is nonlinear
- Its value depends on the operation region
- Its formed of three components:
  - C<sub>gb</sub> gate-to-bulk capacitance
  - $C_{as}$  gate-to-source capacitance
  - $C_{ad}$  gate-to-drain capacitance

| Operation region | C <sub>gb</sub>     | C <sub>gs</sub>           | C <sub>gd</sub>           |
|------------------|---------------------|---------------------------|---------------------------|
| Cutoff           | C <sub>ox</sub> W L | 0                         | 0                         |
| Linear           | 0                   | (1/2) C <sub>ox</sub> W L | (1/2) C <sub>ox</sub> W L |
| Saturation       | 0                   | (2/3) C <sub>ox</sub> W L | 0                         |

### **Channel capacitance**



38

### Junction capacitances

- C<sub>sb</sub> and C<sub>db</sub> and diffusion capacitances composed of:
  - Bottom-plate capacitance:

$$C_{bottom} = C_j \cdot W \cdot L_s$$

- Side-wall capacitance:

$$C_{sw} = C_{jsw} \cdot \left(2 L_s + W\right)$$



## Source/drain resistance

• Scaled down devices  $\Rightarrow$  higher source/drain resistance:  $L_{s,d}$  parts p

$$R_{s,d} = \frac{L_{s,d}}{W} \cdot R_{sq} + R_c$$

 In sub-µ processes <u>silicidation</u> is used to reduce the source, drain and gate parasitic resistance



Trieste, 9-13 November 1998

## MOSFET model



.

## CMOS parasitic bipolar



## CMOS device hazards



• -

# CMOS device hazards

- Sources of latchup:
  - Electrical disturbance
  - Transient on power and ground buses
  - Improper power sequencing
  - Radiation
  - ESD
- How to avoid it:
  - Technological methods (beta reduction, substrate resistance reduction, trench isolation)
  - Layout rules:
    - Spacing rules
    - Contact distribution
    - Guard rings

### CMOS device hazards



Trieste, 9-13 November 1998

**CMOS** devices

### 3. Active area definition:

- Active area:
  - planar section of the surface where transistors are build
  - defines the gate region (thin oxide)
  - defines the n+ or p+ regions
- A thin layer of SiO<sub>2</sub> is grown over the active region and covered with silicon nitride



Trieste, 9-13 November 1998

**CMOS** technology

#### 4. Isolation:

- Parasitic (unwanted) FET's exist between unrelated transistors (Field Oxide FET's)
- Source and drains are existing source and drains of wanted devices
- Gates are metal and polysilicon interconnects
- The threshold voltage of FOX FET's are higher than for normal FET's



<u>ه</u> \_

- FOX FET's threshold is made high by:
  - introducing a channel-stop diffusion that raises the impurity concentration in the substrate in areas where transistors are not required
  - making the FOX thick

#### 4.1 Channel-stop implant

 The silicon nitride (over n-active) and the photoresist (over n-well) act as masks for the channel-stop implant



Trieste, 9-13 November 1998

CMOS technology

### 4.2 Local oxidation of silicon (LOCOS)

- The photoresist mask is removed
- The  $SiO_2/SiN$  layers will now act as a masks
- The thick field oxide is then grown by:
  - exposing the surface of the wafer to a flow of oxygen-rich gas
- The oxide grows in both the vertical and lateral directions
- This results in a active area smaller than patterned



- Silicon oxidation is obtained by:
  - Heating the wafer in a oxidizing atmosphere:
    - Wet oxidation: water vapor, T = 900 to 1000°C (rapid process)
    - Dry oxidation: Pure oxygen, T = 1200°C (high temperature required to achieve an acceptable growth rate)
- Oxidation consumes silicon
  - SiO<sub>2</sub> has approximately twice the volume of silicon
  - The FOX is recedes below the silicon surface by 0.46X<sub>FOX</sub>



Trieste, 9-13 November 1998 CMOS technology

# Outline

- Introduction
- CMOS devices
- CMOS technology
- CMOS logic structures
- CMOS sequential circuits
- CMOS regular structures

# **CMOS** technology

- Lithography
- Physical structure
- CMOS fabrication sequence
- Yield
- Design rules
- Other processes
- Process enhancements
- Scaling

## CMOS technology

- An Integrated Circuit is an electronic network fabricated in a single piece of a semiconductor material
- The semiconductor surface is subjected to various processing steps in which impurities and other materials are added with specific geometrical patterns
- The fabrication steps are sequenced to form three dimensional regions that act as transistors and interconnects that form the switching or amplification network



Lithography: process used to transfer patterns to each layer of the IC

Lithography sequence steps:

- <u>Designer</u>:
  - Drawing the layer patterns on a layout editor
- <u>Silicon Foundry</u>:
  - Masks generation from the layer patterns in the design data base
  - Printing: transfer the mask pattern to the wafer surface
  - Process the wafer to physically pattern each layer of the IC

### **Basic sequence**

- The surface to be patterned is:
  - spin-coated with photoresist
  - the photoresist is dehydrated in an oven (photo resist: light-sensitive organic polymer)
- The photoresist is exposed to ultra violet light:
  - For a positive photoresist exposed areas become soluble and non exposed areas remain hard
- The soluble photoresist is chemically removed (development).
  - The patterned photoresist will now serve as an etching mask for the SiO<sub>2</sub>



- The SiO<sub>2</sub> is etched away leaving the substrate exposed:
  - the patterned resist is used as the etching mask
- Ion Implantation:
  - the substrate is subjected to highly energized donor or acceptor atoms
  - The atoms impinge on the surface and travel below it
  - The patterned silicon SiO<sub>2</sub> serves as an implantation mask
- The doping is further driven into the bulk by a thermal cycle



- The lithographic sequence is repeated for each physical layer used to construct the IC. The sequence is always the same:
  - Photoresist application
  - Printing (exposure)
  - Development
  - Etching



Trieste, 9-13 November 1998

**CMOS** technology

- Etching:
  - Process of removing unprotected material
  - Etching occurs in all directions
  - Horizontal etching causes an under cut
  - "preferential" etching can be used to minimize the undercut
- Etching techniques:
  - Wet etching: uses chemicals to remove the unprotected materials
  - Dry or plasma etching: uses ionized gases rendered chemically active by an rfgenerated plasma



### Physical structure



NMOS physical structure:

- p-substrate
- n+ source/drain
- gate oxide  $(SiO_2)$
- polysilicon gate
- CVD oxide
- metal 1 \_\_\_\_
- L<sub>eff</sub><L<sub>drawn</sub> (lateral doping effects)

NMOS layout representation:

- **Implicit layers:** 
  - oxide layers
  - substrate (bulk)
- Drawn layers:
  - n+ regions
  - polysilicon gate
  - oxide contact cuts
  - metal layers

Trieste, 9-13 November 1998

CMOS technology

ġ

## Physical structure



PMOS physical structure:

- p-substrate
- n-well (bulk)
- p+ source/drain
- gate oxide  $(SiO_2)$
- polysilicon gate
- CVD oxide
- metal 1

PMOS layout representation:

- Implicit layers:
  - oxide layers
- Drawn layers:
  - n-well (bulk)
  - n+ regions
  - polysilicon gate
  - oxide contact cuts

11

metal layers

Trieste, 9-13 November 1998

CMOS technology

- 0. Start:
  - For an n-well process the starting point is a p-type silicon wafer:
  - wafer: typically 75 to 230mm in diameter and less than 1mm thick

### 1. Epitaxial growth:

- A single p-type single crystal film is grown on the surface of the wafer by:
  - subjecting the wafer to high temperature and a source of dopant material
- The epi layer is used as the base layer to build the devices



### 2. N-well Formation:

- PMOS transistors are fabricated in n-well regions
- The first mask defines the n-well regions
- N-well's are formed by ion implantation or deposition and diffusion
- Lateral diffusion limits the proximity between structures
- Ion implantation results in shallower wells compatible with today's fine-line processes



Trieste, 9-13 November 1998

**CMOS** technology

### 3. Active area definition:

- Active area:
  - planar section of the surface where transistors are build
  - defines the gate region (thin oxide)
  - defines the n+ or p+ regions
- A thin layer of SiO<sub>2</sub> is grown over the active region and covered with silicon nitride



Trieste, 9-13 November 1998

### 4. Isolation:

- Parasitic (unwanted) FET's exist between unrelated transistors (Field Oxide FET's)
- Source and drains are existing source and drains of wanted devices
- Gates are metal and polysilicon interconnects
- The threshold voltage of FOX FET's are higher than for normal FET's



Trieste, 9-13 November 1998 CMOS technology

- FOX FET's threshold is made high by:
  - introducing a channel-stop diffusion that raises the impurity concentration in the substrate in areas where transistors are not required
  - making the FOX thick

#### 4.1 Channel-stop implant

 The silicon nitride (over n-active) and the photoresist (over n-well) act as masks for the channel-stop implant



Trieste, 9-13 November 1998

### 4.2 Local oxidation of silicon (LOCOS)

- The photoresist mask is removed
- The  $SiO_2/SiN$  layers will now act as a masks
- The thick field oxide is then grown by:
  - exposing the surface of the wafer to a flow of oxygen-rich gas
- The oxide grows in both the vertical and lateral directions
- This results in a active area smaller than patterned





- Silicon oxidation is obtained by:
  - Heating the wafer in a oxidizing atmosphere:
    - Wet oxidation: water vapor, T = 900 to  $1000^{\circ}C$  (rapid process)
    - Dry oxidation: Pure oxygen, T = 1200°C (high temperature required to achieve an acceptable growth rate)
- Oxidation consumes silicon
  - SiO<sub>2</sub> has approximately twice the volume of silicon
  - The FOX is recedes below the silicon surface by 0.46X<sub>FOX</sub>



Trieste, 9-13 November 1998 CMOS technology

### 5. Gate oxide growth

- The nitride and stress-relief oxide are removed
- The devices threshold voltage is adjusted by:
  - adding charge at the silicon/oxide interface
- The well controlled gate oxide is grown with thickness  $t_{ox}$



#### 6. Polysilicon deposition and patterning

- A layer of polysilicon is deposited over the entire wafer surface
- The polysilicon is then patterned by a lithography sequence
- All the MOSFET gates are defined in a single step
- The polysilicon gate can be doped (n+) while is being deposited to lower its parasitic resistance (important in high speed fine line processes)



Trieste, 9-13 November 1998

CMOS technology
#### 7. PMOS formation

- Photoresist is patterned to cover all but the p+ regions
- A boron ion beam creates the p+ source and drain regions
- The polysilicon serves as a mask to the underlying channel
  - This is called a self-aligned process
  - It allows precise placement of the source and drain regions
- During this process the gate gets doped with p-type impurities
  - Since the gate had been doped n-type during deposition, the final type (n or p) will depend on which dopant is dominant



#### 8. NMOS formation

- Photoresist is patterned to define the n+ regions
- Donors (arsenic or phosphorous) are ion-implanted to dope the n+ source and drain regions
- The process is self-aligned
- The gate is n-type doped



Trieste, 9-13 November 1998

CMOS technology

22

â

#### 9. Annealing

- After the implants are completed a thermal annealing cycle is executed
- This allows the impurities to diffuse further into the bulk
- After thermal annealing, it is important to keep the remaining process steps at as low temperature as possible



#### 10. Contact cuts

- The surface of the IC is covered by a layer of CVD oxide
  - The oxide is deposited at low temperature (LTO) to avoid that underlying doped regions will undergo diffusive spreading
- Contact cuts are defined by etching SiO<sub>2</sub> down to the surface to be contacted
- These allow metal to contact diffusion and/or polysilicon regions



Trieste, 9-13 November 1998

**CMOS** technology

24

#### 11. Metal 1

 A first level of metallization is applied to the wafer surface and selectively etched to produce the interconnects



Trieste, 9-13 November 1998 CMOS technology

#### 12. Metal 2

- Another layer of LTO CVD oxide is added
- Via openings are created
- Metal 2 is deposited and patterned



Trieste, 9-13 November 1998

**CMOS** technology

#### 13. Over glass and pad openings

- A protective layer is added over the surface:
- The protective layer consists of:
  - A layer of SiO<sub>2</sub>
  - Followed by a layer of silicon nitride
- The SiN layer acts as a diffusion barrier against contaminants (passivation)
- Finally, contact cuts are etched, over metal 2, on the passivation to allow for wire bonding.

# Yield

- Yield
- $Y = \frac{number \text{ of good chips on wafer}}{\text{total number of chips}}$
- The yield is influenced by:
  - the technology
  - the chip area
  - the layout
- Scribe cut and packaging also contribute to the final yield
- Yield can be approximated by:  $Y = e^{-\sqrt{A \cdot D}}$ 
  - A chip area (cm<sup>2</sup>)
  - D defect density (defects/cm<sup>2</sup>)



**CMOS** technology

- The limitations of the patterning process give rise to a set of mask design guidelines called <u>design rules</u>
- Design rules are a set of guidelines that specify the minimum dimensions and spacings allowed in a layout drawing
- Violating a design rule might result in a <u>non-functional</u> circuit or in a <u>highly reduced yield</u>
- The design rules can be expressed as:
  - A list of minimum feature sizes and spacings for all the masks required in a given process
  - Based on single parameter  $\lambda$  that characterize the linear feature (e.g. the minimum grid dimension).  $\lambda$  base rules allow simple scaling

- Minimum line-width:
  - smallest dimension permitted for any object in the layout drawing (minimum feature size)
- Minimum spacing:
  - smallest distance permitted between the edges of two objects
- This rules originate from the resolution of the optical printing system, the etching process, or the surface roughness



Trieste, 9-13 November 1998

b

ほいほ

- Contacts and vias:
  - minimum size limited by the lithography process
  - large contacts can result in cracks and voids
  - Dimensions of contact cuts are restricted to values that can be reliably manufactured
  - A minimum distance between the edge of the oxide cut and the edge of the patterned region must be specified to allow for misalignment tolerances (registration errors)



- MOSFET rules
  - n+ and p+ regions are formed in two steps:
    - the <u>active</u> area openings allow the implants to penetrate into the silicon substrate
    - the <u>nselect</u> or <u>pselect</u> provide photoresist openings over the active areas to be implanted
  - Since the formation of the diffusions depend on the overlap of two masks, the nselect and pselect regions must be larger than the corresponding active areas to allow for misalignments

Trieste, 9-13 November 1998



CMOS technology

- Gate overhang:
  - The gate must overlap the active area by a minimum amount
  - This is done to ensure that a misaligned gate will still yield a structure with separated drain and source regions
- A modern process has may hundreds of rules to be verified
  - Programs called <u>Design</u>
    <u>Rule Checkers assist the</u> designer in that task



**CMOS** technology

#### • P-well process

- NMOS devices are build on a implanted p-well
- PMOS devices are build on the substrate
- P-well process moderates the difference between the p- and the ntransistors since the P devices reside in the native substrate
- Advantages: better balance between p- and n-transistors



Trieste, 9-13 November 1998

CMOS technology

34

#### • Twin-well process

- n+ or p+ substrate plus a lightly doped epi-layer (latchup prevention)
- wells for the n- and p-transistors
- Advantages, simultaneous optimization of p- and n-transistors:
  - threshold voltages
  - body effect
  - gain



Trieste, 9-13 November 1998 CMOS technology

- Silicon On Insulator (SOI)
  - Islands of silicon on an insulator form the transistors
- Advantages:
  - No wells  $\Rightarrow$  denser transistor structures
  - Lower substrate capacitances



Trieste, 9-13 November 1998

- Very low leakage currents
- No FOX FET exists between unrelated devices
- No latchup
- No body-effect:
  - However, the absence of a backside substrate can give origin to the "kink effect"
- Radiation tolerance
- Disadvantages:
  - Absence of substrate diodes (hard to implement protection circuits)
  - Higher number of substrate defects  $\Rightarrow$  lower gain devices
  - More expensive processing

- SOI wafers can also be manufactured by a method called: Separation by Implantation of Oxygen (SIMOX)
- The starting material is a silicon wafer where heavy doses of oxygen are implanted
- The wafer is annealed until a thin layer of SOI film is formed
- Once the SOI film is made, the fabrication steps are similar to those of a bulk CMOS process



### Process enhancements

- Up to five metal levels in modern processes
- Copper for metal level 2 and higher
- Silicided polysilicon (e. g. silicon & tantalum)
- Silicided source and drain
- Stacked contacts and vias
- Chemical Metal Polishing for technologies with several metal levels
- Shallow trench isolation
- Lightly Doped Drain (LDD) structure
- For analogue applications some processes offer:
  - capacitors and resistors structures

### Process enhancements

- Lithography:
  - Deep UV,  $\lambda = 193$ nm
  - X-rays
  - Electron Beam Lithography (EBL)
    - Patterns are derived directly from digital data
    - The process can be direct: no masks
    - Pattern changes can be implemented quickly
    - However:
      - Equipment cost is high
      - Large amount of time required to access all the points on the wafer

## Scaling

| Parameter                                      | constant field   | constant voltage |
|------------------------------------------------|------------------|------------------|
| length (L)                                     | 1/α              | 1/α              |
| width (W)                                      | 1/α              | 1/α              |
| supply voltage                                 | 1/α              | 1                |
| gate-oxide thickness (tox)                     | 1/α              | 1/α              |
| current (I=(W/L)(1/ $t_{ox}$ )V <sup>2</sup> ) | 1/α              | α                |
| transconductance (g <sub>m</sub> )             | 1                | α                |
| junction depth (X <sub>i</sub> )               | 1/α              | 1/α              |
| Substrate doping (N <sub>A</sub> )             | α                | α                |
| electric field across gate oxide (E)           | 1                | α                |
| depletion layer thickness                      | 1/α              | 1/α              |
| load capacitance (C=WL/ tox)                   | 1/α              | 1/α              |
| gate delay (VC/I)                              | 1/α              | 1/α <sup>2</sup> |
| dc & dynamic power dissipation (Ps             | ) <u>1/α²</u>    | α                |
| power-delay product                            | 1/α <sup>3</sup> | 1/α              |
| gate area                                      | 1/α²             | 1/α <sup>2</sup> |
| power density                                  | 1                | α <sup>3</sup>   |
| current density                                | α                | α <sup>3</sup>   |
| Triacta 0-13 November 1998                     | MOS technology   | 4                |

Trieste, 9-13 November 1998

# Outline

- Introduction
- CMOS devices
- CMOS technology
- CMOS logic structures
- CMOS sequential circuits
- CMOS regular structures

# CMOS logic structures

- CMOS logic: "0" and "1"
- The MOST a simple switch
- The CMOS inverter
- The CMOS pass gate
- Simple CMOS gates
- Complex CMOS gates

# CMOS logic: "0" and "1"

- Logic circuits process Boolean variables
- Logic values are associated with voltage levels:

$$- V_{\rm IN} > V_{\rm IH} \Longrightarrow "0"$$

- $-V_{IN} < V_{IL} \Rightarrow "0"$
- Noise margin:

- 
$$NM_{H} = V_{OH} - V_{H}$$

 $- NM_{L}=V_{IL}-V_{OL}$ 



## The MOST - a simple switch



# MOSFET's in digital design

- Important characteristics:
  - It is an unipolar device
    - NMOS charge carrier: electrons
    - PMOS charge carrier: holes
  - It is a symmetrical device
    - Source = drain
  - High input impedance (Ig=0)
    - Low standby current in CMOS configuration
  - Voltage controlled device with high fan-out





Triest, 9-13 November 1998

CMOS logic structures

7

### Regions of operation (balanced inverter):

| V <sub>in</sub>                               | n-MOS      | p-MOS      | V <sub>out</sub>   |
|-----------------------------------------------|------------|------------|--------------------|
| 0                                             | cut-off    | linear     | $V_{dd}$           |
| $V_{TN} < V_{in} < V_{dd}/2$                  | saturation | linear     | $\sim V_{dd}$      |
| V <sub>dd</sub> /2                            | saturation | saturation | V <sub>dd</sub> /2 |
| $V_{dd}$ - $ V_{TP} $ > $V_{in}$ > $V_{dd}/2$ | saturation | linear     | ~0                 |
| V <sub>dd</sub>                               | linear     | cut-off    | 0                  |



Triest, 9-13 November 1998

**CMOS** logic structures

9

ほいは

- Propagation delay
  - Main origin: load capacitance

$$t_{pLH} = \frac{C_L \cdot V_{dd}}{k_p (V_{dd} - |V_{TP}|)^2} \approx \frac{C_L}{k_p \cdot V_{dd}}$$
$$t_{pHL} = \frac{C_L \cdot V_{dd}}{k_n (V_{dd} - |V_{TN}|)^2} \approx \frac{C_L}{k_n \cdot V_{dd}}$$
$$t_p \approx \frac{1}{2} \left( t_{pLH} + t_{pLH} \right) = \frac{C_L}{2 \cdot V_{dd}} \left( \frac{1}{k_n} + \frac{1}{k_p} \right)$$

- To reduce the delay:
  - Reduce C<sub>L</sub>
  - Increase  $k_n$  and  $k_p$ . That is, increase W/L

- CMOS power budget:
  - Dynamic power consumption:
    - Charging and discharging of capacitors
  - <u>Short circuit currents:</u>
    - Short circuit path between power rails during switching
  - <u>Leakage</u>
    - Leaking diodes and transistors

- Dynamic power dissipation
  - Function of the transistors size
    - Gate and parasitic capacitances
  - To reduce dynamic power dissipation
    - Reduce: C<sub>L</sub>
    - Reduce:  $V_{dd} \leftarrow$  The most effective action
    - Reduce: f





Triest, 9-13 November 1998

CMOS logic structures

**X** 

## The CMOS pass gate



# The CMOS pass gate

Regions of operation: "0" to "1" transition

- NMOS:
  - source follower
  - $V_{gs} = V_{ds}$  always:
    - $V_{out} < V_{dd} V_{TN} \Rightarrow$  saturation
    - $V_{out} > V_{dd} V_{TN} \Rightarrow cutoff$
  - V<sub>TN</sub> > V<sub>TN0</sub> (bulk effect)
- PMOS:
  - current source
  - $V_{out} < |V_{TP}| \Rightarrow$  saturation
  - $V_{out} > V_{TP} \Rightarrow linear$



Triest, 9-13 November 1998
#### The CMOS pass gate



Triest, 9-13 November 1998

**CMOS** logic structures

# The CMOS pass gate

• Regions of operation: "0" to "1" transition

| V <sub>out</sub> < IV <sub>TP</sub> I    | NMOS and PMOS saturated     |  |
|------------------------------------------|-----------------------------|--|
| $ V_{TP}  < V_{out} < V_{dd}$ - $V_{TN}$ | NMOS saturated, PMOS linear |  |
| $V_{out} > V_{dd}$ - $V_{TN}$            | NMOS cutoff, PMOS linear    |  |

• Regions of operation: "1" to "0" transition

| $V_{out} > Vdd - V_{TN}$ NMOS and PMOS saturated |                             |
|--------------------------------------------------|-----------------------------|
| $V_{dd} - V_{TN} > V_{out} >  V_{TP} $           | NMOS linear, PMOS saturated |
| V <sub>TP</sub> > V <sub>out</sub>               | NMOS linear, PMOS cutoff    |

• Both devices combine to form a good switch

# The CMOS pass gate

Delay of a chain of pass gates:

$$t_d \propto C \cdot R_{eq} \cdot \frac{N \cdot (N+1)}{2}$$

- Delay proportional to N<sup>2</sup>
- Avoid N large:
  - Break the chain by inserting buffers





Triest, 9-13 November 1998

CMOS logic structures



Triest, 9-13 November 1998

CMOS logic structures



Triest, 9-13 November 1998

CMOS logic structures





Triest, 9-13 November 1998

CMOS logic structures

23

ţ.



Triest, 9-13 November 1998

CMOS logic structures



Triest, 9-13 November 1998 CMOS

CMOS logic structures





Triest, 9-13 November 1998

CMOS logic structures



. 👝

Triest, 9-13 November 1998 CMOS logic structures

- Can a compound gate be arbitrarily complex?
  - <u>NO</u>, propagation delay is a strong function of fanin:  $t_p = a_0 \cdot FO + a_1 \cdot FI + a_2 \cdot (FI)^2$
  - FO  $\Rightarrow$  Fan-out, number of loads connected to the gate:
    - 2 gate capacitances per FO + interconnect
  - FI  $\Rightarrow$  Fan-in, Number of inputs in the gate:
    - Quadratic dependency on FI due to:
      - Resistance increase
      - Capacitance increase
  - <u>Avoid large FI gates</u> (Typically  $FI \le 4$ )



# Outline

- Introduction
- CMOS devices
- CMOS technology
- CMOS logic structures
- CMOS sequential circuits
- CMOS regular structures

# CMOS sequential circuits

- Sequential circuits
- Interconnects
- Clock distribution
- DLL's and PLL's



Triest, 9-13 November 1998 CMOS sequential circuits

3

ð,

ļ.





Triest, 9-13 November 1998

CMOS sequential circuits





Triest, 9-13 November 1998

CMOS sequential circuits

ł.





Triest, 9-13 November 1998

CMOS sequential circuits

9

Ł.

- The previous result assumes that signals can propagate instantaneously across interconnects
- In reality interconnects are metal or polysilicon structures with associated resistance and capacitance.
- That, introduces signal propagation delay that has to be taken into account for reliable operation of the circuit



Triest, 9-13 November 1998

CMOS sequential circuits

11

÷





| Film                         | Sheet resistance ( $\Omega$ /square)     |  |
|------------------------------|------------------------------------------|--|
| n-well                       | 310                                      |  |
| p+, n+ diffusion (salicided) | 4                                        |  |
| polysilicon (salicided)      | 4                                        |  |
| Metal 1                      | 0.12                                     |  |
| Metal 2, 3 and 4             | 0.09                                     |  |
| Metal 5                      | 0.05                                     |  |
|                              | (Typical values for an advanced process) |  |

Triest, 9-13 November 1998 CMOS sequential circuits

1.1



- Via or contact resistance depends on:
  - The contacted materials
  - The contact area

| Via/contact       | Resistance ( $\Omega$ ) |  |
|-------------------|-------------------------|--|
| M1 to n+ or p+    | 10                      |  |
| M1 to Polysilicon | 10                      |  |
| V1, 2, 3 and 4    | 7                       |  |



| Interconnect layer  | Parallel-plate (TF/µm²) | Fringing (TF/µm) |
|---------------------|-------------------------|------------------|
| Polysilicon to sub. | 0.058                   | 0.043            |
| Metal 1 to sub.     | 0.031                   | 0.044            |
| Metal 2 to sub.     | 0.015                   | 0.035            |
| Metal 3 to sub.     | 0.010                   | 0.033            |

Triest, 9-13 November 1998

CMOS sequential circuits





 Three dimensional field simulators are required to accurately compute the capacitance of a multi-wire structure



- Delay depends on:
  - Impedance of the driving source
  - Distributed resistance/capacitance of the wire
  - Load impedance
- Distributed RC delay:
  - Can be dominant in long wires
  - Important in polysilicon wires (relatively high resistance)
  - Important in salicided wires
  - Important in heavily loaded wires



## **Clock distribution**

- Clock signals are "special signals"
- Every data movement in a synchronous system is referenced to the clock signal
- Clock signals:
  - Are typically loaded with high fanout
  - Travel over the longest distances in the IC
  - Operate at the highest frequencies

# **Clock distribution**



- "Equipotential" clocking:
  - In a synchronous system all clock signals are derived from a single clock source ("clock reference")
  - Ideally: clocking events should occur at all registers <u>simultaneously</u> ... =  $t(clk_{i-1}) = t(clk_i) = t(clk_{i+1}) = ...$
  - In practice: clocking events will occur at slightly different instants among the different registers in the data path

# **Clock distribution**



Triest, 9-13 November 1998

CMOS sequential circuits
- Skew: difference between the clocking instants of two "sequential" registers: Skew = t(CLK<sub>i</sub>)- t(CLK<sub>i+1</sub>)
- Maximum operation frequency:

$$T_{\min} = \frac{1}{f_{\max}} = t_{dFF} + t_{\inf} + t_{p,comb} + t_{\inf} + t_{setup} + t_{skew}$$

- Skew > 0, decreases the operation frequency
- Skew < 0, can be used to compensate a critical data path <u>BUT</u> this results in more positive skew for the next data path!

- Different clock paths can have different delays due to:
  - Differences in line lengths from clock source to the clocked registers
  - Differences in delays in the active buffers within the clock distribution network:
    - Differences in passive interconnect parameters (line resistance/capacitance, line dimensions, ...)
    - Differences in active device parameters (threshold voltages, channel mobility)
- In a well designed and balanced clock distribution network, the distributed clock buffers are the principal source of clock skew



- Clock buffers:
  - Amplify the clock signal degraded by the interconnect impedance
  - Isolate the local clock lines from upstream load impedances



Triest, 9-13 November 1998

CMOS sequential circuits

25



Triest, 9-13 November 1998







Triest, 9-13 November 1998

CMOS sequential circuits

29

Ľ



### Phase Locked Loops



1

ī.

Triest, 9-13 November 1998





Triest, 9-13 November 1998



Triest, 9-13 November 1998 CMOS sequential circuits



Triest, 9-13 November 1998