the

सि

onal, scientific and cultural organization

۲

mational atomic unergy agency abdus salam international centre for theoretical physics

(a) The United Nations University

SMR.1073-6

.

#### ICTP-UNU-Microprocessor Laboratory Fifth Course on Basic VLSI Design Techniques

9 November - 4 December 1998

#### TEST AND DESIGN FOR TESTABILITY

Jorgen CHRISTIANSEN CERN EP Division CH-1211 Geneva 23 SWITZERLAND

These are preliminary lecture notes intended only for distribution to participants

ĉ

. . .

1

ł

## Test and Design for testability

Jørgen Christiansen CERN / EP, 1211 Geneve 23, Switzerland (TEL: +41 22 767 5824, Email: Jorgen.Christiansen@cern.ch)

# Overview

#### Basic testing theory:

- Why testing: cost of testing and yield.
- Reliability of VLSI circuits.
- What to test : Combinatorial, Sequential, Memory.
- · Basic testing terms, fault models.
- Fault coverage.
- · Generation of test patterns.
- Memory testing.
- Steady state power supply current testing.
- VLSI testers.
- E-beam testing.
- Test of analog IC's.

### Testing:

- Design verification
- Production

#### Scan path testing:

- Improving controllability and observability using scan paths.
- JTAG (Joint test action group), IEEE standard 1149.1.
- JTAG protocol.
- Boundary test.
- Typical JTAG scan path cells.
- JTAG ASIC libraries.
- JTAG test equipment.
- Alternative use of JTAG.

### Built in self test (BIST):

- Different schemes of BIST.
- Pseudo random generators.
- Signature analyzing.
- Built in logic block observer (BILBO).
- Running self test via JTAG.

Design for testability guidelines.

Testing seen by an ASIC designer.

# Basic testing theory

### Price of finding and repairing a failing design/chip



### Yield



Price of 100 mm<sup>2</sup> chip compared to 50 mm<sup>2</sup> chip:  $100 \text{ mm}^2/50 \text{ mm}^2 \times 0.61/0.37 = 3.4 \text{ (D=0.01)}$  $100 \text{ mm}^2/50 \text{ mm}^2 \times 0.36/0.14 = 5.3 \text{ (D=0.02)}$ 

# Reliability of VLSI circuits



Burn-in testing : Heating up chips to 125 deg. accelerates 1000 hours period to approx. 24 hours.

Static: power supply connected. Dynamic: Power + stimulation patterns. Functional test: Power + stimulation patterns + test.

Temperature cycling: Continuous temperature cycling of chips to provoke temperature gradient induced faults. (Non matching thermal expansion coefficients).

### What to test



100 Mhz tester: N=32 ; test time = 40 seconds. N=64 ; test time = 6.000 years

Knowledge about topology of circuit must be used to reduce number of test vectors so they can be generated by tester ( tester memory: 10K - 10M ).

Analog and digital stimuli must be generated from a tightly synchronised system.

# Basic testing terms

- CONTROLABILITY: The ease of controlling the state of a node in the circuit.
- OBSERVABILITY: The ease of observing the state of a node in the circuit



Set high : perform clear + count to 1000B = 9 vectors

# Testing a node in a circuit

- A: Apply sequence of test vectors to circuit which sets node to demanded state.
- B: Apply sequence of test vectors to circuit which enables state of node to be observed.
- C: The observing test vector sequence must not change state of node.

## Fault models

- Fault types: Functional. Timing.
- Abstraction level: Transistor. (layout) Gate. (netlist) Macro (functional blocks).



# **Transistor level**



CMOS logic may become NMOS logic if PMOS transistor stuck on.

#### Basic testing theory



Combinatorial logic may become sequential if stuck open faults

Basic testing theory



. .

Dynamic storage elements may loose information if circuit run at low frequency.

### Gate level



- The gate level stuck at 0/1 is the dominantly used fault model for VLSI circuits, because of its simplicity.
- Fault coverage calculated by fault simulation are always calculated using the stuck at 0/1 model. Other more complicated fault models are to compute intensive for VLSI designs.

Fault coverage = Number of faults detected by test pattern Total number of possible stuck at faults in circuit

# Testability



- A: Design made with testability in mind.
- B: Design made without testability in mind but good fault coverage obtained by large effort in making test vectors.
- C: Design very difficult to test even using large effort in test vector generation.

# Generation of test patterns

- Test vectors made by test engineer based on functional description and schematics. Proprietary test vector languages used to drive tester. (over the wall)
- Testvectors made by design engineer on CAE system.
- Subset of test patterns may be taken from design verification simulations.
- Generated by Automatic Test Pattern Generators (ATPG).
- Pseudo random generated test patterns.
- Fault simulation calculates fault coverage.

# Fault simulation



Requires long simulation times !.

Toggle test ( counts how many times each node has changed) can be used to get a first impression of fault coverage.

Test development cost when complexity increases:

1.1



### Memory testing



Exhaustive test of a 1 M memory would take longer than estimated age of our universe.

Algorithmic test patterns used.

Large memory chips have built in redundant memory array columns enabling repair of failing memory cells.



### **VLSI** testers

High speed high pin count VLSI testers are very expensive and complicated machines. (100 k\$ - 10 M\$ ).



+ Measurements of DC characteristics

Testers must be faster than current IC technology !.

Timing formatting of test vectors:



# Quiescent current testing (lddq)

- A CMOS device consumes very low current in steady state.
- If a transistor is stuck on, the steady state current will rise orders of magnitude when the right test pattern is applied



# E-beam testing

The reflection of an E-beam from a surface is influenced by voltage potential of the surface.



Single point probing with very good timing resolution (~100ps) using statistical averaging

Complete scan of chip to get voltage contrast picture at a specific time in pattern sequence.

# Test of analog circuits

- Each analog circuit is always special.
- Difficult to access internal nodes (drive external load).
- Mixed analog/digital testers are often a digital tester with analog add ons (GPIB, VXI, VME).



#### Design verification testing (10-50% of total development costs)





# Scan path testing

# Scan path testing

 Improving controllability/observability by enabling all storage nodes to be controlled/observed via serial scan path.



Test principle:

- 1: Enable scan mode and scan in control data.
- 2: Disable scan mode and clock chip one cycle.
- 3: Enable scan mode and scan out observing data.

Generation of test vectors: With the high controllability/observability the test vectors can be generated automatically with a ATPG program.



### • Scan path advantages:

Test vectors can be generated by ATPG programs.

Observability/Controllability problems do not have to be considered during the design phase.

Testers do not need to have complex test vector generation capabilities for all pins of the chip ( only scan in and scan out necessary ).

### • Scan path disadvantages:

Hardware overhead: additional multiplexers must be included in the circuit. example: 20.000 gates with 500 flip-flops

```
1 flip-flop = 10 gates > 500 ff = 5000 gates
```

```
1 scan flip-flop = 12 gates > 500 ff = 6000 gates.
```

```
overhead = 1000 gates = 5%
```

Speed degrading: additional multiplexers added in signal path. example: 2 input inverting multiplexer in 1  $\mu$ m CMOS dly= 0.44 ns (typ.). special scan flip-flop in 1 $\mu$ m CMOS dly = 0.3 ns (typ.).

# The JTAG standard

- IEEE 1149 standard.
- Boundary scan to test interconnect between chips.
- Internal scan to test chip.
- Control and status of built in self test.
- Chip ID
- Many commercial chips with JTAG standard implemented: Processors, FPGA, etc.



Boundary scan makes it possible to test interconnections between chips on a module.

Test of chips and board connections can be performed in-situ.


## **JTAG** Protocol

Only 4 (5) pins used for JTAG interface

Test clock: Clock for loading control and test patterns + clock for shifting out response Test mode select: Selects mode of testing Test data in: Serial input of test patterns Test data out: serial output of response to test pattern.



#### JTAG block diagram



~ -

k,

2 .....

#### JTAG Test Access Port (TAP) controller



TAP state transition only depends on Tms If Tms keept at logic one TAP controller will get to Test-logic-reset state

#### Connection of IC's with JTAG

1

1

ţ



Hybrid serial/parallel connection





Consider analog part as being external and insert boundary scan registers between analog and digital.

New IEEE 1149.4 standard for test of analog parts in the process of being defined.

### JTAG scan cells



#### Observing and controlling scan cell



#### JTAG cells required for Input/Output pin

۱ Ç

F

÷



#### JTAG testing of embedded on-chip memories



### JTAG libraries from ASIC vendors

In FPGA's a standard JTAG controller is often available and IO cells are prepared for boundary scan

Libraries of JTAG components are normally available when designing with standard cells or gate arrays.



1

### JTAG test equipment

Most chip testers today have options of special JTAG test facilities.

PC based JTAG test equipment available at attractive prices.



Software:

Test vector interface Netlist interface (EDIF) Scan path description interface (Boundary scan description language) JTAG test functions Fault diagnostics (Automatic test pattern generation for inter chip connections) Etc.

# Alternative use of JTAG

- Load programming data into programmable devices before use.
- Monitor function of device while running.
- Read out of internal registers in micro processors and digital signal processors to ease debugging of programs.

### Built in test

### Different schemes of built in (self) test

Include test pattern generator and response check on chip



Make self checking during operation by duplicating all functions 2



Generate local check sums and check with transformation of previous check sum



Hardware overhead !!

#### Simple pattern generation and pattern checking



Based on polynomial division.

 $\rightarrow$  = exclusive or

Pattern generation: Pseudo random patterns based on generating polynomial and seed.

Pattern checking: Multiple input signature register (MISR) generating "check sum" of input data.



Scan path cells can be implemented so they can be used as pseudo random pattern generator or multiple input signature analysing register. Built in test



...

# Design for testability guidelines.

- Use static logic.
- Make design completely synchronous. use D flip-flops and not latches. no clock gating.
- No internal clock generation.
- Prevent large counter like structures.
- If possible use scan path (JTAG).
- If possible use built in test of memories.



# Testing seen from an ASIC designer.

- Design verification simulations performed at full speed.
- Functional testing performed at low speed (1 Mhz).
- Few timing path delays performed to monitor process.
- Single quiescent current measurement.
- Test structures on wafers used to monitor process.
- Test vectors taken from design verification simulations.
- Test vectors must conform to tester restrictions.
   ( checked by special programs )
- Most ASIC manufactures offer scan path cells and ATPG programs.
- Most ASIC manufactures offer JTAG boundary scan I/O cells and TAP controller.

## Alternatives to buy expensive tester

- Build custom test setup for each chip.
   New hardware must be built each time.
   Custom software, no link to CAE system.
   No accurate control of parameters (timing, signal levels, loading ,etc.).
   User unfriendly ( looking at waveforms, debugging ).
   Characterization not possible.
   Difficult "what if" testing/verification.
   May be required for specialized tests (noise measurements).
- Subcontract testing.

Lots of documentation required (may be an advantage). Test houses may not have equipment to test special mixed analog/digital IC's. Difficult to specify specialized test (mixed analog/digital, noise, time res.) Very difficult (impossible) for non designer to perform design verification (what's wrong) Difficult "what if" testing/verification. Good for large production series where test procedure well specified.

- Good for large production series where test procedure well specified
- Rent test time at external location. Difficult to integrate specialized equipment into foreign tester. Lacking support from test specialist understanding special IC's. Geographical displacement of design team for extended period.
- Test in final application
   Think of poor system designer having to test chips and system at the same time.
   No accurate control of parameters, characterization not possible.
   Does not prove that chip works as specified.
   Only proves that this chip works in specific application (low rate, loading, process parameters).
   May be required as final test for very specialized IC's.

ĩ

÷